### Exhibit 1 | 1<br>2<br>3<br>4<br>5 | JAMES C. OTTESON, State Bar No. 15778 jim@agilityiplaw.com MICHELLE BREIT, State Bar No. 133143 mbreit@agilityiplaw.com AGILITY IP LAW, LLP 149 Commonwealth Drive Menlo Park, CA 94025 Telephone: (650) 227-4800 Facsimile: (650) 318-3483 | 1 | | | | | | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 6 | Attorneys for Defendants TECHNOLOGY PROPERTIES LIMITED and | | | | | | | | | 7<br>8<br>9<br>10<br>11 | ALLIACENSE LIMITED CHARLES T. HOGE, State Bar No. 110696 choge@knlh.com KIRBY NOONAN LANCE & HOGE 35 Tenth Avenue San Diego, CA 92101 Telephone: (619) 231-8666 Facsimile: (619) 231-9593 | | | | | | | | | 12<br>13 | Attorneys for Defendant PATRIOT SCIENTIFIC CORPORATION | | | | | | | | | 13 | UNITED STATES DISTRICT COURT | | | | | | | | | | NORTHERN DIS | TRICT OF CALIFORNIA | | | | | | | | <ul><li>15</li><li>16</li></ul> | SAN JOSE DIVISION | | | | | | | | | 17<br>18 | ACER, INC., ACER AMERICA CORPORATION and GATEWAY, INC., | Case No. 3:08-cv-00877 PSG DEFENDANTS' MOTION FOR | | | | | | | | 19<br>20<br>21<br>22<br>23 | Plaintiffs, v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED, Defendants. | <ul> <li>RECONSIDERATION OF CERTAIN</li> <li>ASPECTS OF CLAIM</li> <li>CONSTRUCTION</li> </ul> | | | | | | | | 20<br>21<br>22 | v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED, | ASPECTS OF CLAIM | | | | | | | | 20<br>21<br>22<br>23<br>24<br>25 | v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED, | ASPECTS OF CLAIM | | | | | | | | 20<br>21<br>22<br>23<br>24<br>25<br>26 | v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED, | ASPECTS OF CLAIM | | | | | | | | 20<br>21<br>22<br>23<br>24<br>25 | v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED, | ASPECTS OF CLAIM | | | | | | | | | Case5:08-cv-05398-PSG Document294 | 4-1 Filed09/ | /10/12 | Page3 of 1 | .0 | |----------|----------------------------------------------------------|--------------|-----------|---------------|--------------------| | | | | | | | | 1 | ) | | | | | | 2 | HTC CORPORATION and HTC ) AMERICA, INC., ) | Case No | o. 3:08-c | v-00882 PS | G | | 3 | Plaintiffs, | | | | | | 4 | v. , | | | | | | 5 | TECHNOLOGY PROPERTIES LIMITED, ) | | | | | | 6 | PATRIOT SCIENTIFIC CORPORATION ) and ALLIACENSE LIMITED, | | | | | | 7 | Defendants. | | | | | | 8 | | | | | | | 9 | BARCO, N.V., | Case No | o. 3:08-c | v-05398 PS | G | | 10 | Plaintiffs, ) | | | | | | 11 | v. ) | | | | | | 12 | TECHNOLOGY PROPERTIES LIMITED, ) | | | | | | 13 | PATRIOT SCIENTIFIC CORPORATION ) and ALLIACENSE LIMITED, | | | | | | 14<br>15 | Defendants. | | | | | | 16 | ) | | | | | | 17 | | | | | | | 18 | | | | | | | 19 | | | | | | | 20 | | | | | | | 21 | | | | | | | 22 | | | | | | | 23 | | | | | | | 24 | | | | | | | 25 | | | | | | | 26 | | | | | | | 27 | | | | | | | 28 | | | | | | | | DEFENDANTS' MOTION FOR RECONSIDERATION | ii | CASE N | os. 3:08-cv-0 | 0877, 3:08-CV-0082 | #### **Introduction** In Judge Ware's First Claim Construction Order (Docket No. 336, June 12, 2012), the Court construed the term "separate direct memory access central processing unit" ("separate DMA CPU") to mean "a central processing unit that accesses memory and **that fetches and executes instructions** directly, separately, and independently of the main central processing unit." *See* Order at 11-13 (emphasis added). In doing so, the Court relied on portions of the written description to the effect an object of the claimed invention was a DMA that itself acted as a CPU. This led the Court to construe "separate DMA CPU" to mean what will be referred to herein as a "DMA co-processor" because, under the Court's construction, it fetches and executes instructions independently of the main CPU. This Motion for Reconsideration is intended to bring to the Court's attention a previously unaddressed aspect of the prosecution history that sheds a new and different light on the Court's construction. Specifically, early on in the prosecution of the Moore patent application, the USPTO issued a ten-way restriction requirement requiring the applicant to pursue ten different divisional applications stemming from the original application. Most relevant here, the USPTO restricted the DMA co-processor invention to a separate application that is *not* the application that resulted in the '890 patent. In other words, while the Court is correct that the specification describes, among other things, a DMA co-processor, *that* invention was pursued in a *different* application. The application for the '890 patent was the subject of the restriction requirement. The '890 application was specifically restricted to a microprocessor *architecture* that includes a *conventional* DMA controller, and not the DMA co-processor. In light of that history, which is set out in detail below, TPL requests the Court reconsider its construction of the term "separate DMA CPU." <sup>&</sup>lt;sup>1</sup> Due to the 10 divisional applications and 16 reexaminations of the patents stemming from the original Moore application, the prosecution history for the entire patent family is in excess of several tens of thousands of pages. # ## 7 8 #### Argument #### I. THE ORIGINALLY FILED CLAIMS INCLUDED BOTH A DMA CO-PROCESSOR EMBODIMENT AND A CONVENTIONAL DMA CONTROLLER EMBODIMENT. Defendants' Moore Microprocessor Patent ("MMP") Portfolio includes file histories covering thirty-seven (37) applications resulting in seven (7) issued U.S. patents. In addition, the Plaintiffs in the present cases and other parties have filed sixteen (16) reexamination requests in the U.S. Patent and Trademark Office, and a nullity action in the European Patent Office, that has greatly multiplied the volume of the file histories for the MMP Portfolio. In total, the MMP Portfolio file histories (including reexamination proceedings) comprise approximately 291 U.S. patent references, 33 foreign patent references, 382 non-patent references, 134 litigation-related pleadings or transcripts, and 205 office actions and responses, leading to over 30,000 pages of correspondence between the applicants and PTO and over 1,000 references. The '890 patent, as well as the other patents in suit, stemmed from a single application filed on August 3, 1989, which ultimately resulted in the MMP Portfolio. That original application included 70 claims, disclosing a large number of independent and distinct inventions. Claim 13 of the original application was specifically directed to the DMA co-processor invention: 13. A microprocessor system, comprising a central processing unit, a direct memory access processing unit, a memory, a bus connecting said central processing unit and said direct memory processing unit to said memory, said memory containing instructions for said central processing unit and said direct memory access processing unit, said direct memory access processing unit including means for fetching instructions for said central processing unit on said bus and for fetching instructions for said direct memory processing unit on said bus. Much like the Court's construction of DMA CPU, originally-filed claim 13 required the DMA processing unit to fetch its own instructions. <sup>&</sup>lt;sup>2</sup> The original application, No. 07/389,334, eventually issued as U.S. Patent No. 5,440,749, on of the patents-in-suit. 1 5 6 4 7 8 9 1112 13 14 15 16 17 18 19 20 21 2223 2425 26 2728 By contrast, originally-filed claim 48 (which eventually became claim 1 of the '890 patent and later claim 11 of the reexamined '890 patent, the claim at-issue here) recited the use of a conventional DMA in a microprocessor architecture: A microprocessor, which comprises a main central processing unit and a separate direct memory access central processing unit in a single integrated circuit comprising said microprocessor, said main central processing unit having an arithmetic logic unit, a first push down stack with a top item register and a next item register, connected to provide inputs to said arithmetic logic unit, an output of said arithmetic logic unit being connected to said top item register, said top item register also being connected to provide inputs to an internal data bus, said internal data bus being bidirectionally connected to a loop counter, said loop counter being connected to a decrementer, said internal data bus being bidirectionally connected to a stack pointer, return stack pointer, mode register and instruction register, said internal data bus being connected to a memory controller, to a Y register of a return push down stack, an X register and a program counter, said Y register, X register and program counter providing outputs to an internal address bus, said internal address bus providing inputs to said memory controller and to an incrementer, said incrementer being connected to said internal data bus, said direct memory access central processing unit providing inputs to said memory controller, said memory controller having an address/data bus and a plurality of control lines for connection to a random access memory. Originally-filed claims 49-57 depended from this claim, and did not mention or modify the claimed DMA. #### II. THE RESTRICTION REQUIREMENT. Because the original application contained so many different inventions, the examiner imposed a remarkable *ten-way* restriction requirement on August 31, 1992.<sup>3</sup> The restriction requirement divided the disclosed inventions into ten categories as follows: Group I, claims 1 and 2, "drawn to [a] microprocessor system having a multiplex bus, was filed as a divisional application on 07-Jun-95, US application number 08/480,462. That application was abandoned. Group II, claims 3, 6-11, 26-30 and 32-47, "drawn to a processor system having means for fetching multiple instructions in parallel during a single machine cycle" (the description of the group given by the examiner), and were patented as US '749. <sup>&</sup>lt;sup>3</sup> See 35 U.S.C. § 121 ("If two or more independent and distinct inventions are claimed in one application, the Director may require the application to be restricted to one of the inventions.") 1 Group III, claim 13, "drawn to a microprocessor system having a DMA for fetching instruction[s] for a CPU and itself," was filed as a divisional application on 07-Jun-95 as patent application number 08/480,015. That application was abandoned. 4 5 Group IV, claims 16-18 and 63-64, "drawn to a processing system configured to provide different memory access time[s] for different amounts of memory," was filed on 07-Jun-95 as US application number 08/485,031. That application issued as US patent number 5,604,915 on 18-Feb-97. 6 Group V, claims 19-20 and 65-67, "drawn to [a] method and apparatus which operates as a variable clock speed," was filed on 07-Jun-95 as US application number 08/484,918. That application issued as US Pat number 5,809,336 on 15-Sep-98. 8 9 Group VI, claims 22-23, "drawn to a CPU having stacks and pointers," was filed on 07-Jun-95 as US patent application number 08/484, 230. That application was abandoned. 10 11 Group VII, claims 24-25 and 69-78, "drawn to a processing system for processing polynomial instruction[s]," was filed on 07-Jun-95 as US application number 08/484,720. That application was abandoned. 12 13 Group VIII, claims 48-57, "drawn to a microprocessor architecture," was filed on 07-Jun-95 as US patent application number 08/480, 206. That application issued as US patent number 5,530,890. 14 Group IX, claims 58-62, "drawn to method for prefetching," was filed on 07-Jun-95 as US patent application number 08/484,935. That application issued as US Pat number 5,784,584 on 21-Jul-98. 16 17 15 Group X, claim 68, "method for operating a stack," was filed on 07-Jun-95 as US application number 08/482,185. That application issued as US patent number 5,659,703 on 19-Aug-97. 18 19 20 #### SUMMARY OF RESTRICTION REQUIREMENT | 21 | |----| | 22 | | 23 | | 24 | | 25 | | I | II | III | IV | V | VI | VII | VIII | IX | X | |-----------|-----------------|----------------|-------------|-------------|------------|----------------|--------------|-------------|---------------| | micro- | fetching | micro- | different | method and | CPU having | system for | micro- | method for | for operating | | processor | multiple | processor | memory | apparatus | stacks and | processing | processor | prefetching | a stack | | system | instructions in | system | access | which | pointers | polynomial | architecture | | | | having a | parallel during | having a | time[s] for | operates as | | instruction[s] | | | | | multiplex | a single | DMA for | different | a variable | | | | | | | bus | machine cycle | fetching | amounts of | clock speed | | | | | | | | | instruction[s] | memory | | | | | | | | | | for a CPU | | | | | | | | | | | and itself | | | | | | | | | | | | | | | | | | | 26 27 28 '890 patent Abandoned Relevant here, the claims that eventually issued as the '890 patent were in Group VIII, and divided into application No. 08/480,206. Per the restriction requirement, those claims were "drawn to a microprocessor architecture." The '890 patent issued on a first action allowance (*i.e.*, as written, with no rejections). Originally-filed claim 13, the DMA co-processor invention, was in Group III, constituting inventions "drawn to a microprocessor system having a DMA for fetching instruction[s] for a CPU and itself." The Group III application, No. 08/480,015, was eventually abandoned. This prosecution history demonstrates that there were two separate DMA inventions in the original application: (1) a microprocessor architecture with conventional DMA controller, and (2) a DMA co-processor. These two inventions were prosecuted separately, and invention (1) issued as the '890 patent. The objects of invention language relied upon by the Court for its construction was directed to the DMA co-processor claimed in originally filed claim 13, and not the microprocessor architecture invention claimed in the '890 patent. Therefore, the Court should reconsider its construction of "separate direct memory access central processing unit." ## III. THE REEXAMINATION PROCEEDINGS CONFIRM THAT DMA CPU MEANS A CONVENTIONAL DMA CONTROLLER. The '890 patent was reexamined. Although claim 11, the claim under construction, was added during reexamination, it varies from pre-reexamination claim 1 only in that "said stack pointer pointing to said first push down stack" was added. Nothing about the DMA CPU was changed. The consistent meaning of the claim term "a separate direct memory access central procession unit," used by the reexamination requester, the USPTO, and the applicant, is a conventional DMA controller. For example, in the reexamination request filed by Fish & Richardson, the requestor argued: The '890 patent teaches a direct memory access controller and states that "conventional microprocessors provide direct memory access (DMA) for system peripheral units through DMA controllers, which may be located on the microprocessor integrated circuit" (Id., 1:52-55) | 1 | Ex Parte Request for Reexamination, at 8. The requestor further argued: | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Requestor submits that the <b>DMA controllers were conventionally placed on the</b> same chip as of the '890 patent's priority date and thus this feature would have been | | 3 4 | considered obvious by one of ordinary skill in the art. For example, US patent number 4,783,764 to <b>Tsuchiya</b> et al. <b>describes</b> a <b>Direct Memory Access Controller</b> on a single integrated circuit with a CPU | | 5 | | | 6 | Id., at 11 (describing the "mode exchange circuit 9" shown in Tsuchiya, FIG. 3 as a DMA | | | controller). The USPTO granted the reexamination request on April 8, 2009, in an order stating: | | 7<br>8 | Tsuchiya describes a microprocessor further including a separate direct memory access central processing unit | | 9 | <u>.</u> | | 10 | Order Granting Ex Parte Reexamination, at 7. In the first action on the merits, dated 05- | | 11 | Nov-09, the examiner stated: | | 12 | [T]he "Transputer Manual" is seen to describe an <b>on-chip DMA controller</b> | | 13 | PTO Non-Final Office Action, at 4. Further, the Examiner went on to note: | | 14 | [T]he references cited in the request for re-examination on page 11 (as well is pages 26 and 27) that teach of an <b>on-chip DMA controllers</b> | | 15 | Id. | | 16 | These excerpts confirm that during reexamination, the patent owner and the USPTO | | 17 | considered the DMA controller of the '890 patent to be a conventional DMA controller and not a | | 18 | DMA co-processor, capable of fetching and executing instructions. At no time did the patent | | 19 | owner ever try to distinguish the prior art on the ground that the '890 patent required a DMA co- | | 20 | processor, even though that would have been an obvious basis for distinction if true. | | 21 | processor, even though that would have been all obvious basis for distriction if true. | | 22 | | | 23 | | | 24 | | | 25 | | | $\begin{bmatrix} 25 \\ 26 \end{bmatrix}$ | | | | | | 27 | | | 28 | | **Conclusion** 1 TPL's originally proffered claim construction of the term – "electrical circuit for reading 2 3 and writing to memory that is separate from a main CPU" - was correct in that it does not limit the construction of DMA CPU to only one of the two disclosed microprocessor architecture 4 5 embodiments (Figs. 2 and 9). The Court's construction limiting the DMA CPU to the DMA coprocessor embodiment is incorrect in light of the prosecution history. It is clear from the 6 7 prosecution history that the patentee, the USPTO, and even the reexamination requestor, all understood that a DMA CPU encompasses a conventional DMA. Therefore, reconsideration is 8 requested. 9 10 11 Dated: September 10, 2012 Respectfully submitted, AGILITY IP LAW, LLP 12 13 By: /s/ James C. Otteson 14 James C. Otteson 15 Attorneys for Defendants 16 TECHNOLOGY PROPERTIES LIMITED and ALLIACENSE LIMITED 17 18 KIRBY NOONAN LANCE & HOGE 19 20 By: /s/ Charles T. Hoge Charles T. Hoge 21 Attorneys for Defendant 22 PATRIOT SCIENTIFIC CORPORATION 23 24 25 26 27 28